Open Access Open Access  Restricted Access Subscription or Fee Access

Comparision of Adders for High Speed ALU

Arun Dev Dhar Dwiwedi, Rohit Kumar Bairwa, Chanchal Soni, Roopendra Kumar, Deepak Kumar

Abstract


In this paper, logic optimized multiplexer based adders are incorporated in selected existing adders like ripple carry adder, carry look-ahead adder, carry skip adder, carry select adder, and carry save adder and its performance is analyzed in terms of area (slices used) and maximum combinational path delay as a function of size. Here, different adder architectures are simulated and analyzed based on power dissipation, area and speed by using Xilinx 14.4 ISE simulator and Verilog HDL. Hence, with the fast developments in the VLSI technology and design, it is extremely important to include the interconnect sub circuitry during the simulation process as efficiently as possible.

Full Text:

PDF

References


P. Gurjar, R. Solanki, P. Kansliwal, M. Vucha. VLSI implementation of adders for high speed ALU, In: Annual IEEE India Conference. Hyderabad, 2011, 1–6p.

V. Kanimozhi, R. Gowri Shankar. Design and implementation of Arithmetic Logic Unit using modified novel bit adder in QCA, Innovations in Information, Embedded and Communication Systems (ICIIECS), In: International Conference. Coimbatore, 2015, 1–6p.

R. Cherian, N. Thomas, Y. Shyju. Implementation of binary to floating point converter using HDL, Automation, computing, communication, control and compressed sensing (iMac4s), In: 2013 International Multi-Conference. Kottayam, 2013, 461–4p.

G. Jyothish Chandran, S.K. John. Implementation of an area efficient data converter with increased effective number of bits, In: 2012 12th International Conference on Intelligent Systems Design and Applications (ISDA). Kochi, 2012, 662–7p.

S. Akashe, N.K. Tiwari, J. Shrivas, R. Sharma. A novel high speed & power efficient half adder design using MTCMOS Technique in 45 nanometre regime, Advanced Communication Control and Computing Technologies (ICACCCT), In: 2012 IEEE International Conference. Ramanathapuram, 2012, 157–61p.

V.G. Oklobdzija. High performance arithmetic units, In: High-Performance System Design:Circuits and Logic. Wiley-IEEE Press; 1999, 405–28p.

S. Kim, M.C. Papaefthymiou. True single-phase energy-recovering logic for low-power, high-speed VLSI, Low Power Electronics and Design, In: Proceedings 1998 International Symposium. Monterey, CA, USA, 1998, 167–72p.

S. Kim, M.C. Papaefthymiou. True single-phase energy-recovering logic for low-power, high-speed VLSI, Low Power Electronics and Design, In: Proceedings. 1998 International Symposium. Monterey, CA, USA, 1998, 167–72p.

W.F. Wallace, S.S. Dlay, O.R. Hinton. Probabilistic carry state estimate for improved asynchronous adder performance, IEE Proc Comput Digital Tech. 2001; 148(6): 221–6p.

R.K. Kolagotla, H.R. Srinivas, G.F. Burns. VLSI implementation of a 200-MHz 16×16 left-to-right carry-free multiplier in 0.35 μm CMOS technology for next-generation DSPs, Custom Integrated Circuits Conference, In: Proceedings of the IEEE 1997. Santa Clara, CA, 1997, 469–72p.

S. Khan, S. Kakde, Y. Suryawanshi. VLSI implementation of reduced complexity wallace multiplier using energy efficient CMOS full adder, Computational Intelligence and Computing Research (ICCIC), In: IEEE International Conference. Enathi, 2013, 1–4p.

T. Harish Anand, D. Vaithiyanathan, R. Seshasayanan. Optimized architecture for Floating Point computation Unit, Emerging Trends in VLSI, Embedded System, Nano Electronics and Telecommunication System (ICEVENT), In: International Conference. Tiruvannamalai, 2013, 1–5p.

B.K. Mohanty, P.K. Meher. VLSI Architecture for high-speed/low-power implementation of multilevel lifting DWT, APCCAS 2006 – 2006, In: IEEE Asia Pacific Conference on Circuits and Systems. Singapore, 2006, 458–61p.

B.K. Mohanty, P.K. Meher. Merged-cascaded systolic array for VLSI implementation of discrete wavelet transform, APCCAS 2006 – 2006, In: IEEE Asia Pacific Conference on Circuits and Systems. Singapore, 2006, 462–5p.

H. Park, et al. Design and implementation and on-chip high-speed test of SFQ half-precision floating-point adders, IEEE Trans Appl Superconduct. 2009; 19(3): 634–9p.

J.B. Kuo, H.J. Liao, H.P. Chen. A BiCMOS dynamic full adder circuit for VLSI implementation of high-speed parallel multipliers using Wallace tree reduction architecture, Bipolar/BiCMOS Circuits and Technology Meeting, In: Proceedings of the 1992. Minneapolis, MN, 1992, 191–4p.

Y.-M. Huang, J.B. Kuo. A high-speed conditional carry select (CCS) adder circuit with a successively incremented carry number block (SICNB) structure for low-voltage VLSI implementation, In: IEEE Transactions on Circuits and Systems II: Analog and Digital Signal Processing. Vol. 47, no. 10, 2000, 1074–9p.

J.B. Kuo, H.J. Liao, H.P. Chen. A BiCMOS dynamic carry lookahead adder circuit for VLSI implementation of high-speed arithmetic unit, IEEE J Solid-State Circ. 1993; 28(3): 375–8p.

C. Selvakumari, M. Jeyaprakash, A. Kavitha. Transistor level implementation of a 8 bit multiplier using vedic mathematics in 180nm technology, In: 3rd International Conference on Computing for Sustainable Global Development (INDIACom). New Delhi, India, 2016, 1514–20p.

M. Sangsefidi, M. Karimpour, M. Sarayloo. Efficient design of a coplanar adder/subtractor in quantum-dot cellular automata, In: IEEE European Modelling Symposium (EMS). Madrid, 2015, 456–61p.




DOI: https://doi.org/10.37628/jvdt.v3i2.629

Refbacks

  • There are currently no refbacks.